Alternative Strategies May Supplant Low-k Materials Development for Future ICs

The search for low-k materials to improve semiconductor interconnects may have reached certain practical limits, according to technologists at a recent conference sponsored by SEMATECH. Future work likely will focus less on new, ultra low-k materials, and more on enhancing improvements in process and design, conference participants indicated.
Presenters at the SEMATECH Low-k Symposium, which attracted approximately 140 technologists to San Diego in late October, appeared to sustain SEMATECH's position that interconnect materials below 2.5 k-effective may be too expensive to develop and too difficult to work with to be economically practical for all design schemes.

Low-k materials, which have low dielectric constants, are considered critical to advanced semiconductor manufacturing because they allow metal lines to be spaced closer together on a chip with less risk of electrical signal leakage, and fewer interference problems within the chip. K-effective measures the aggregate k of the low-k materials and its assist layers, which include capping layers, etch stops, and other integration structures.

"For several years now, the emphasis among suppliers and in the industry has been to drive relentlessly toward lower and lower k-values," said Klaus Pfeifer, Interconnect program manager at SEMATECH. "But that approach has its drawbacks, because at the 45 nm node, ultra low-k dielectrics are so fragile and sustain so much damage from standard processing that the issues associated with incorporating them can essentially negate the advantages provided by these ultra low-k materials."

And while it may be technically possible to solve these processing issues, and even to drive interconnect materials below 2.5 k-effective, doing so is not likely to be economical, according to Andreas Knorr, SEMATECH program manager and a conference organizer.

"Based on simulation data presented at the symposium, the dominant factor is transistor performance, especially for devices with short signal lengths between transistors," Knorr noted. "So even if you improve your k-effective within such devices, you have almost no increase in performance. And if you look at interconnect-dominated circuits that have long signal lines, the simulations show that you might get a five percent performance increase for a 10 percent reduction in k-effective. But from a dollars-and-cents perspective, that result might not be worthwhile."

Instead, Pfeifer and Knorr say engineers are heading toward an alternative strategy that focuses on refining interconnect process technologies—notably etch, ash and cleans—and concentrates on improving circuit design methodologies.

"In this approach, the designers would use the most advanced and expensive processes only at levels and circuits that are limited by capacitance or RC product performance, and would use conventional, more robust processes and materials for all other levels and circuits," said Knorr.

Longer term, cost-effective interconnect efforts are likely to focus on 3D technology and heterogeneous integration, according to Ken Monnig, SEMATECH's associate director of Interconnect. 3D technology involves stacking ICs physically and connecting them through vias on the chips themselves. Heterogeneous integration enhances established process schemes by allowing them to be integrated with advanced ones at selected places within an integrated device.

"People in the industry are realizing that making process and material changes to interconnects is not going to afford performance enhancements, and so we need to go to the next paradigm - which may be 3D," said Monnig. "If that happens, 3D will address the delay problem for one or two technology generations. After that, the long-term benefit may come from heterogeneous integration."

During 2005, SEMATECH plans to sponsor two public workshops in 3D technology and develop cost models for 3D architectures, noted Sitaram Arkalgud, Interconnect Director. "We view this as an important initiative for our member companies and the industry," Arkalgud said.

Citation: Alternative Strategies May Supplant Low-k Materials Development for Future ICs (2004, December 22) retrieved 29 March 2024 from https://phys.org/news/2004-12-alternative-strategies-supplant-low-k-materials.html
This document is subject to copyright. Apart from any fair dealing for the purpose of private study or research, no part may be reproduced without the written permission. The content is provided for information purposes only.

Explore further

Study paves way for development of advanced quantum networks

0 shares

Feedback to editors