Stanford engineers perfecting carbon nanotubes for highly energy-efficient computing

Jun 14, 2012
Engineers from Stanford and the University of Southern California have found a way to design circuits containing carbon nanotubes that should work even when many of the nanotubes are twisted or misaligned. Credit: Subhasish Mitra, Stanford University School of Engineering

Carbon nanotubes represent a significant departure from traditional silicon technologies and offer a promising path to solving the challenge of energy efficiency in computer circuits, but they aren't without challenges. Now, engineers at Stanford have found ways around the challenges to produce the first full-wafer digital logic structures based on carbon nanotubes.

Energy efficiency is the most significant challenge standing in the way of continued miniaturization of electronic systems, and is the principal driver of the . "As we approach the ultimate limits of Moore's Law, however, silicon will have to be replaced in order to miniaturize further," said Jeffrey Bokor, deputy director for science at the Molecular Foundry at the Lawrence Berkeley National Laboratory and Professor at UC-Berkeley.

To this end, carbon nanotubes (CNTs) are a significant departure from traditional silicon technologies and a very promising path to solving the challenge of energy efficiency. CNTs are cylindrical of carbon with exceptional electrical, thermal and mechanical properties. Nanotube circuits could provide a ten-times improvement in energy efficiency over silicon.

The Stanford team's work was featured recently as an invited paper at the prestigious International Electron Devices Meeting (IEDM) as well as a "keynote paper" in the highly regarded IEEE Transactions on Computer-Aided Design of and Systems.

Early promise

When the first rudimentary nanotube transistors were demonstrated in 1998, researchers imagined a new age of highly efficient, advanced computing electronics. That promise, however, is yet to be realized due to substantial material imperfections inherent to nanotubes that left engineers wondering whether CNTs would ever prove viable.

Over the last few years, a team of Stanford engineering professors, doctoral students, undergraduates, and high-school interns, led by Professors Subhasish Mitra and H.-S. Philip Wong, took on the challenge and has produced a series of breakthroughs that represent the most advanced computing and storage elements yet created using CNTs.

"The first CNTs wowed the research community with their exceptional electrical, thermal and mechanical properties over a decade ago, but this recent work at Stanford has provided the first glimpse of their viability to complement silicon CMOS transistors," said Larry Pileggi, Tanoto Professor of Electrical and Computer Engineering at Carnegie Mellon University and director of the Focus Center Research Program Center for Circuit and System Solutions.

This is an electron microscope image showing carbon nanotube transistors (CNTs) arranged in an integrated logic circuit. Credit: Stanford University School of Engineering

Major barriers

While there have been significant accomplishments in CNT circuits over the years, they have come mostly at the single-nanotube level. At least two major barriers remain before CNTs can be harnessed into technologies of practical impact: First, "perfect" alignment of nanotubes has proved all but impossible to achieve, introducing detrimental stray conducting paths and faulty functionality into the circuits; second, the presence of metallic CNTs (as opposed to more desirable semiconducting CNTs) in the circuits leads to short circuits, excessive power leakage and susceptibility to noise. No CNT synthesis technique has yet produced exclusively semiconducting nanotubes.

"Carbon nanotube transistors are attractive for many reasons as a basis for dense, energy efficient integrated circuits in the future. But, being borne out of chemistry, they come with unique challenges as we try to adapt them into microelectronics for the first time. Chief among them is variability in their placement and their electrical properties. The Stanford work, that looks at designing circuits taking into consideration such variability, is therefore an extremely important step in the right direction," Supratik Guha, Director of the Physical Sciences Department at the IBM Thomas J. Watson Research Center .

"This is very interesting and creative work. While there are many difficult challenges ahead, the work of Wong and Mitra makes good progress at solving some of these challenges," added Bokor.

Realizing that better processes alone will never overcome these imperfections, the Stanford engineers managed to circumvent the barriers using a unique imperfection-immune design paradigm to produce the first-ever full-wafer-scale digital logic structures that are unaffected by misaligned and mis-positioned CNTs. Additionally, they addressed the challenges of metallic CNTs with the invention of a technique to remove these undesirable elements from their circuits.

Striking features

The Stanford design approach has two striking features in that it sacrifices virtually none of CNTs' and it is also compatible with existing fabrication methods and infrastructure, pushing the technology a significant step toward commercialization.

"This transformative research is made all the more promising by the fact that it can co-exist with today's mainstream silicon technologies, and leverage today's manufacturing and system design infrastructure, providing the critical feature of economic viability," said Betsy Weitzman of the Focus Center Research Program at the Semiconductor Research Corporation

The engineers next demonstrated the possibilities of their techniques by creating the essential components of digital integrated systems: arithmetic circuits and sequential storage, as well as the first monolithic three-dimensional integrated circuits with extreme levels of integration.

"Many researchers assumed that the way to live with imperfections in CNT manufacturing was through expensive fault-tolerance techniques. Through clever insights, Mitra and Wong have shown otherwise. Their inexpensive and practical methods can significantly improve CNT circuit robustness, and go a long way toward making CNT viable," said Sachin S. Sapatnekar, Editor-in-Chief, IEEE Transactions on CAD. "I anticipate high reader interest in the paper," Sapatnekar noted.

Explore further: Imaging electric charge propagating along microbial nanowires

Related Stories

Recommended for you

Researchers develop world's thinnest electric generator

Oct 15, 2014

Researchers from Columbia Engineering and the Georgia Institute of Technology report today that they have made the first experimental observation of piezoelectricity and the piezotronic effect in an atomically ...

User comments : 1

Adjust slider to filter visible comments by rank

Display comments: newest first

hb_
5 / 5 (1) Jun 15, 2012
The circuit is truly gigantic compared to standard logic CMOS. If you achieve fault tolerance by using, say, 10 000 nanotubes instead of one, you have nullified the most important advantage of nanotubes: their small diameter.